Interconnection mechanism for multi-core architectures with shared cache memory

E. M. Saad, M. H.A. Awadalla, A. M. Sadek

نتاج البحث: المساهمة في مجلةArticleمراجعة النظراء

1 اقتباس (Scopus)

ملخص

This paper addresses the interconnection design issues of area, power and performance of chip multi processors with shared cache memory. It shows that having shared cache memory contributes a lot to an improved performance, but typical interconnection between cores and the shared cache using crossbar occupies most of the chip area and consumes a lot of power and also does not scale efficiently with increased number of cores. New interconnection mechanisms are needed to address these issues. This research suggests an architectural paradigm in an attempt to gain the advantages of having shared cache with the avoidance of penalty imposed by the crossbar interconnect. The proposed architecture achieves smaller area occupation allowing more space to add additional cache memory. It also achieves better power consumption compared to the existing crossbar architecture "about 60% of the power consumed by the crossbar".

اللغة الأصليةEnglish
الصفحات (من إلى)531-544
عدد الصفحات14
دوريةJournal of Engineering and Applied Science
مستوى الصوت55
رقم الإصدار6
حالة النشرPublished - ديسمبر 2008
منشور خارجيًانعم

ASJC Scopus subject areas

  • ???subjectarea.asjc.2200.2200???

بصمة

أدرس بدقة موضوعات البحث “Interconnection mechanism for multi-core architectures with shared cache memory'. فهما يشكلان معًا بصمة فريدة.

قم بذكر هذا